ISSN No:2250-3676 ----- Crossref DOI Prefix: 10.64771 ----- Impact Factor: 9.625
   Email: ijesatj@gmail.com,   

(Peer Reviewed, Referred & Indexed Journal)


    Design And Analysis Of Clock-Gated Domino Logic For Power Reduction In 16 Nm CMOS

    P Dilshad,K.Sajida,Y L Ajay Kumar

    Author

    ID: 1968

    DOI:

    Abstract :

    In This Paper, A New Technique Of Power Reduction In A Cmos Domino Logic Is Proposed. The Proposed Technique Uses Clock Gating As Well As Output Hold Circuitery. Clock Is Passed To The Domino Logic Only During The Active State Of The Circuit. During Standby Mode, Clock Is Bypassed While The State Of The Circuit Is Retained. A 2:1 Multiplexer Is Used For Clock Gating And For Retaining The State Of The Circuit. Simulation Results Are Being Carried Out In A 2-input Nand Gate, 2-input Nor Gate And 1-bit Conventional Full Adder Cell In 16nm Cmos Technology. The Power Of The Proposed Circuit Is Reduced To An Average Of 99.37 Percent With Respect To Standard Domino Logic. Propagation Delay Is Slightly Increased To An Average Of 4.53 Percent. Area Of The Proposed Circuit Increases To Four Transistors Per Domino Module. Index Terms—Dynamic, Domino, Static Power, Clock Gating, Cmos

    Published:

    03-1-2026

    Issue:

    Vol. 26 No. 1 (2026)


    Page Nos:

    127-130


    Section:

    Articles

    License:

    This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.

    How to Cite

    P Dilshad,K.Sajida,Y L Ajay Kumar, Design and Analysis of Clock-Gated Domino Logic for Power Reduction in 16 nm CMOS , 2026, International Journal of Engineering Sciences and Advanced Technology, 26(1), Page 127-130, ISSN No: 2250-3676.

    DOI: