ISSN No:2250-3676 ----- Crossref DOI Prefix: 10.64771 ----- Impact Factor: 9.625
   Email: ijesatj@gmail.com,   

(Peer Reviewed, Referred & Indexed Journal)


    DESIGN AND ANALYSIS OF OPTIMIZED BLOCK CIPHER DESIGN

    Ravula Jayasree,Y.L Ajay Kumar,G.Aruna Kumari

    Author

    ID: 1957

    DOI:

    Abstract :

    This Paper Presents A Novel Block Cipher Architecture That Integrates S-box And P-box Structures To Enhance Encryption Security And Efficiency. Implemented Using The Verilog Hardware Description Language, The Design Is Synthesized And Evaluated On The Xilinx Vivado FPGA Platform. The S-box And P-box Components, Which Play A Crucial Role In Ensuring Strong Cryptographic Properties, Are Carefully Optimized To Achieve A Balance Between Security And Hardware Efficiency. The Proposed Architecture Is Analyzed In Terms Of Design Methodology, Implementation Details, And Performance Metrics, Including Resource Utilization And Encryption Strength. Experimental Results Demonstrate That The Cipher Achieves High Security While Maintaining Efficient FPGA Resource Consumption. The Findings Underscore Its Potential For Real-world Applications Requiring Secure Data Encryption. This Work Contributes To The Field Of Hardware-based Cryptography By Providing An Optimized And Scalable Block Cipher Design Suitable For Various Security Applications. Keywords: Block Cipher, S-box, P-box, Xilinx Vivado, Key Expansion, Verilog HDL, Encryption Algorithm

    Published:

    03-1-2026

    Issue:

    Vol. 26 No. 1 (2026)


    Page Nos:

    74-79


    Section:

    Articles

    License:

    This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.

    How to Cite

    Ravula Jayasree,Y.L Ajay Kumar,G.Aruna Kumari , DESIGN AND ANALYSIS OF OPTIMIZED BLOCK CIPHER DESIGN , 2026, International Journal of Engineering Sciences and Advanced Technology, 26(1), Page 74-79, ISSN No: 2250-3676.

    DOI: