Abstract :Very Large-scale Integrated (VLSI) Circuits In The Arithmetic Logic Unit Depend Heavily On Extremely Quick Processing. Another Crucial Concern Is Lowering The Power Usage Of Physical Tools. This Paper Presents A Comprehensive Performance Analysis Of Full Adders Implemented Using Various CMOS Technologies. The Main Target Is Evaluating Key Metrics Such As Power Consumption And Propagation Delay. Different CMOS Technologies, Including 45 Nm And 90 Nm, Are Considered For The Design And Implementation Of Full-adder Circuits. The Number Of Transistors, Delay Time, And Average Power Consumption In CMOS Technology Are Significant Determinants Of Integrated Circuit Performance And Efficiency. The Performance Characteristics Of These Circuits Are Assessed Through Extensive Simulation And Analysis Using Quartus II Software And Cadence Virtuoso Tools. CMOS-based Technology Is Used In This Paper To Achieve High Speed And Low Power Consumption. Keywords—full Adder, Average Power, Propagation Delay, CMOS Technology |
Published:03-1-2026 Issue:Vol. 26 No. 1 (2026) Page Nos:54-58 Section:Articles License:This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License. How to Cite |