ISSN No:2250-3676 ----- Crossref DOI Prefix: 10.64771
   Email: ijesatj@gmail.com,   

Scholarly Peer Reviewed and Fully Referred Open Access Multidisciplinary Monthly Research Journal


    Design And FPGA Implementation Of An Automated Bus Ticketing System Using Verilog HDL

    G Niharika,C.Obulesu,Y. L. Ajay Kumar

    Author

    ID: 1949

    DOI:

    Abstract :

    The Verilog-based Automatic Bus Ticketing System Enhances Public Transportation By Automating Fare Collection, Reducing Human Intervention, And Improving Passenger Convenience. Implemented On An FPGA Platform, The System Integrates Key Modules For Passenger Authentication, Fare Calculation, And Transaction Logging. A Smart Card Reader Ensures Seamless Validation, While A Digital Display Provides Real-time Fare Updates. Simulation Results Demonstrate Efficiency In Handling Multiple Passengers With High Accuracy. The FPGA-based Approach Offers Scalability, Security, And Potential IOT Integration, Positioning It As A Reliable Solution For Modern Urban Transit Systems. Keywords: Verilog HDL, Ticket Selection, Coin Calculation, Quartus II

    Published:

    03-01-2026

    Issue:

    Vol. 26 No. 01 (2026)


    Page Nos:

    30-35


    Section:

    Articles

    License:

    This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.

    How to Cite

    G Niharika,C.Obulesu,Y. L. Ajay Kumar, Design and FPGA Implementation of an Automated Bus Ticketing System Using Verilog HDL , 2026, International Journal of Engineering Sciences and Advanced Technology, 26(01), Page 30-35, ISSN No: 2250-3676.

    DOI: